GD32F20x User Manual
410
1: enabled
10
CH1DEN
Channel 1 capture/compare DMA request enable
0: disabled
1: enabled
9
CH0DEN
Channel 0 capture/compare DMA request enable
0: disabled
1: enabled
8
UPDEN
Update DMA request enable
0: disabled
1: enabled
7
Reserved
Must be kept at reset value.
6
TRGIE
Trigger interrupt enable
0: disabled
1: enabled
5
Reserved
Must be kept at reset value.
4
CH3IE
Channel 3 capture/compare interrupt enable
0: disabled
1: enabled
3
CH2IE
Channel 2 capture/compare interrupt enable
0: disabled
1: enabled
2
CH1IE
Channel 1 capture/compare interrupt enable
0: disabled
1: enabled
1
CH0IE
Channel 0 capture/compare interrupt enable
0: disabled
1: enabled
0
UPIE
Update interrupt enable
0: disabled
1: enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...