GD32F20x User Manual
511
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CTSIE
CTSEN
RTSEN
DENT
DENR
SCEN
NKEN
HDEN
IRLP
IREN
ERRIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:11
Reserved
Must be kept the reset value
10
CTSIE
CTS interrupt enable
If this bit is set, an interrupt occurs when the CTSF bit in USART_STAT0 is set.
0: CTS interrupt is disabled
1: CTS interrupt is enabled
This bit is reserved for UART3/4/6/7.
9
CTSEN
CTS enable
This bit enables the CTS hardware flow control function.
0: CTS hardware flow control disabled
1: CTS hardware flow control enabled
This bit field cannot be written when the USART is enabled (UEN=1).
This bit is reserved for UART3/4/6/7.
8
RTSEN
RTS enable
This bit enables the RTS hardware flow control function.
0: RTS hardware flow control disabled
1: RTS hardware flow control enabled
This bit field cannot be written when the USART is enabled (UEN=1).
This bit is reserved for UART3/4/6/7.
7
DENT
DMA request enable for transmission
0: DMA request is disabled for transmission
1: DMA request is enabled for transmission
6
DENR
DMA request enable for reception
0: DMA request is disabled for reception
1: DMA request is enabled for reception
5
SCEN
Smartcard mode enable
This bit enables the smartcard work mode.
0: Smartcard Mode disabled
1: Smartcard Mode enabled
This bit field cannot be written when the USART is enabled (UEN=1).
This bit is reserved for UART3/4/6/7.
4
NKEN
NACK enable in Smartcard mode
This bit enables the NACK transmission when parity error occurs in smartcard
mode.
0: Disable NACK transmission
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...