GD32F20x User Manual
865
0: WUM event has not occurred
1: WUM event has occurred
27
MSC
MSC status bit
This bit indicates a MSC event occurred. It is cleared when all of event sources are
cleared. If the corresponding interrupt mask bit is reset, an interrupt is generated.
0: MSC event has not occurred
1: MSC event has occurred
26
Reserved
Must be kept at reset value
25:23
EB[2:0]
Error bits status bit
When FBE=1, these bits decode the type of error that caused a bus response error
on AHB bus.
EB[0] 1: Error during data transfer by TxDMA
0: Error during data transfer by RxDMA
EB[1] 1: Error during read transfer
0: Error during write transfer
EB[2] 1: Error during descriptor access
0: Error during data buffer access
22:20
TP[2:0]
Transmit process state bit
These bits decode the TxDMA state.
0x0: Stopped; Reset or Stop Transmit Command issued
0x1: Running; Fetching transmit transfer descriptor
0x2: Running; Waiting for status
0x3: Running; Reading Data from host memory buffer and queuing it to transmit
buffer (TxFIFO)
0x4, 0x5: Reserved
0x6: Suspended; Transmit descriptor unavailable or transmit buffer underflow
0x7: Running; Closing transmit descriptor
19:17
RP[2:0]
Receive process state bit
These bits decode the RxDMA state.
0x0: Stopped: Reset or Stop Receive Command issued
0x1: Running: Fetching receive transfer descriptor
0x2: Reserved
0x3: Running: Waiting for receive packet
0x4: Suspended: Receive descriptor unavailable
0x5: Running: Closing receive descriptor
0x6: Reserved
0x7: Running: Transferring the receive packet data from receive buffer to host
memory
16
NI
Normal interrupt summary
The NI bit is logical ORed of the following if the corresponding interrupt bit is enabled
in the ENET_DMA_INTEN register:
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...