GD32F20x User Manual
704
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
EXMC_NE[x] falling edge
15-8
DSET
No effect
7-4
AHLD
No effect
3-0
ASET
No effect
Mode SM
–Synchronous mux burst write timing – PSRAM (CRAM)
Figure 25-23. Synchronous mux burst write timing
Address
(EXMC_A[25:16])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
HCLK
Clock
(EXMC_CLK)
Wait
(EXMC_NWAIT)
Data
(EXMC_D[15:0])
Address [15:0]
Data Latency ( 2 EXMC_CLK)
Wait Cycle (NRWTCFG = 0)
Address [25:16]
EXMC
Data 1
EXMC
Data 2
EXMC
Data 3
Burst write of three half-words
Table 25-15. Timing configurations of synchronous multiplexed write mode
EXMC_SNCTLx
Bit Position
Bit Name
Reference Setting Value
31-20
Reserved
0x000
19
SYNCWR
0x1, synchronous write enable
18-16
Reserved
0x0
15
AYSNCWAIT
0x0
14
EXMODEN
0x0
13
NRWTEN
Depends on memory
12
WREN
0x1
11
NRWTCFG
0x0(Here must be zero)
10
WRAPEN
0x0
9
NTWTPOL
Depends on memory
8
SBRSTEN
No effect
7
Reserved
0x1
6
NREN
Depends on memory
5-4
NRW
0x1
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...