GD32F20x User Manual
60
2.4.11.
Control register 1(FMC_CTL1)
Address offset: 0x50
Reset value: 0x0000 0080
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ENDIE
Reserved
ERRIE
Reserved
LK
START
Reserved
MER
PER
PG
rw
rw
rs
rs
rw
rw
rw
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value
12
ENDIE
End of operation interrupt enable bit
This bit is set or cleared by software
0: no interrupt generated by hardware.
1: end of operation interrupt enable
11
Reserved
Must be kept at reset value
10
ERRIE
Error interrupt enable bit
This bit is set or cleared by software
0: no interrupt generated by hardware.
1: error interrupt enable
9:8
Reserved
Must be kept at reset value
7
LK
FMC_CTL1 lock bit
This bit is cleared by hardware when right sequence written to FMC_KEY1 register.
This bit can be set by software.
6
START
Send erase command to FMC bit
This bit is set by software to send erase command to FMC. This bit is cleared by
hardware when the BUSY bit is cleared.
5:3
Reserved
Must be kept at reset value
2
MER
Main flash mass erase for bank1 command bit
This bit is set or cleared by software
0: no effect
1: main flash mass erase command for bank1
1
PER
Main flash page erase for bank1 command bit
This bit is set or clear by software
0: no effect
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...