GD32F20x User Manual
420
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:14
Reserved
Must be kept at reset value
13
CH3P
Channel 3 capture/compare function polarity
Refer to CH0P description
12
CH3EN
Channel 3 capture/compare function enable
Refer to CH0EN description
11:10
Reserved
Must be kept at reset value
9
CH2P
Channel 2 capture/compare function polarity
Refer to CH0P description
8
CH2EN
Channel 2 capture/compare function enable
Refer to CH0EN description
7:6
Reserved
Must be kept at reset value
5
CH1P
Channel 1 capture/compare function polarity
Refer to CH0P description
4
CH1EN
Channel 1 capture/compare function enable
Refer to CH0EN description
3:2
Reserved
Must be kept at reset value
1
CH0P
Channel 0 capture/compare function polarity
When channel 0 is configured in output mode, this bit specifies the output signal
polarity.
0: Channel 0 active high
1: Channel 0 active low
When channel 0 is configured in input mode, this bit specifies the CI0 signal
polarity.
0: Channel 0 non-inverted
1: Channel 0 inverted
0
CH0EN
Channel 0 capture/compare function enable
When channel 0 is configured in output mode, setting this bit enables CH0_O
signal in active state. When channel 0 is configured in input mode, setting this bit
enables the capture event in channel0.
0: Channel 0 disabled
1: Channel 0 enabled
Counter register (TIMERx_CNT)
Address offset: 0x24
Reset value: 0x0000 0000
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...