GD32F20x User Manual
908
Bits
Fields
Descriptions
31:16
HNPTXFD[15:0]
Host Non-periodic Tx FIFO depth
In terms of 32-bit words.
1≤HNPTXFD≤1024
15:0
HNPTXRSAR[15:0]
Host Non-periodic Tx FIFO RAM start address
The start address for non-periodic Tx FIFO RAM is in term of 32-bit words.
Device Mode:
Bits
Fields
Descriptions
31:16
IEP0TXFD[15:0]
IN Endpoint 0 Tx FIFO depth
In terms of 32-bit words.
16≤IEP0TXFD≤140
15:0
IEP0TXRSAR[15:0]
IN Endpoint 0 TX RAM start address
The start address for endpoint0 Tx FIFO RAM is in term of 32-bit words.
Host non-periodic Tx FIFO/queue status register (USBFS_HNPTFQSTAT)
Address offset: 0x002C
Reset value: 0x0008 0200
This register reports the current status of the non-periodic Tx FIFO and request queue. The
request queue holds IN, OUT or other request entries in host mode.
Note:
In Device mode, this register is not valid.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
NP
T
X
RQT
OP
[6
:0
]
NP
T
X
RQS
[7
:0
]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NP
T
X
F
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30:24
NPTXRQTOP[6:0]
Top entry of the non-periodic Tx request queue
Entry in the non-periodic transmit request queue.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...