GD32F20x User Manual
122
5.3.22.
PLLT interrupt register (RCU_PLLTINT)
Address offset: 0x94
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PLLTSTB
IC
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PLLTSTB
IE
Reserved
PLLTSTB
IF
Reserved
rw
r
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value
22
PLLTSTBIC
PLLT stabilization Interrupt clear
Write 1 by software to reset the PLLTSTBIF flag.
0: Not reset PLLTSTBIF flag
1: Reset PLLTSTBIF flag
21:15
Reserved
Must be kept at reset value
14
PLLTSTBIE
PLLT Stabilization Interrupt Enable
Set and reset by software to enable/disable the PLLT stabilization interrupt.
0: Disable the PLLT stabilization interrupt
1: Enable the PLLT stabilization interrupt
13:7
Reserved
Must be kept at reset value
6
PLLTSTBIF
PLLT stabilization interrupt flag
Set by hardware when the PLLT is stable and the PLLTSTBIE bit is set.
Reset by software when setting the PLLTSTBIC bit.
0: No PLLT stabilization interrupt generated
1: PLLT stabilization interrupt generated
5:0
Reserved
Must be kept at reset value
5.3.23.
PLLT configuration register (RCU_PLLTCFG)
Address offset: 0x98
Reset value: 0x2000 3010
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...