
GD32F20x User Manual
773
TS[15:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TSEN
Reserved
DLENC[3:0]
rw
rw
Bits
Fields
Descriptions
31:16
TS[15:0]
Time stamp
The time stamp of frame in transmit mailbox.
15:9
Reserved
Must be kept at reset value
8
TSEN
Time stamp enable
0: Time stamp disable
1: Time stamp enable. The TS[15:0] will be transmitted in the DB6 and DB7 in DL
This bit is available while the TTC bit in CAN_CTL is set.
7:4
Reserved
Must be kept at reset value
3:0
DLENC[3:0]
Data length code
DLENC[3:0] is the number of bytes in a frame.
26.4.11.
Transmit mailbox data0 register (CAN_TMDATA0x) (x=0..2)
Address offset: 0x188, 0x198, 0x1A8
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB3[7:0]
DB2[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DB1[7:0]
DB0[7:0]
rw
rw
Bits
Fields
Descriptions
31:24
DB3[7:0]
Data byte 3
23:16
DB2[7:0]
Data byte 2
15:8
DB1[7:0]
Data byte 1
7:0
DB0[7:0]
Data byte 0
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...