GD32F20x User Manual
696
Figure 25-15. Mode C write access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
(WASET HCLK)
Data Setup Time
(WDSET HCLK)
EXMC Output
1 HCLK
The different between mode C and mode 1 write timing is that read/write timing is specified
by the same set of timing configuration, while mode C write timing configuration is
independent of its read configuration.
Table 25-11. Mode C related registers configuration
EXMC_SNCTLx
Bit Position
Bit Name
Reference Setting Value
31-20
Reserved
0x000
19
SYNCWR
0x0
18-16
Reserved
0x0
15
ASYNCWTEN
Depends on memory
14
EXMODEN
0x1
13
NRWTEN
0x0
12
WEN
Depends on user
11
NRWTCFG
No effect
10
WRAPEN
0x0
9
NRWTPOL
Meaningful only when the bit 15 is set to 1
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
0x1
5-4
NRW
Depends on memory
3-2
NRTP
0x2
,
NOR Flash
1
NRMUX
0x0
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0000
29-28
ASYNCMOD
Mode C:0x2
27-24
DLAT
0x0
23-20
CKDIV
0x0
19-16
BUSLAT
Time between EXMC_NE[x] rising edge to
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...