GD32F20x User Manual
334
frequencies when TIMERx_CAR=0x63.
Figure 18-6. Down-counter timechart, PSC=0/1
CEN
CNT_CLK(PSC_CLK)
CNT_REG
05
04
03
02
01
00
63
62
61
60
5F
5E
5C
5B
Update event (UPE)
Update interrupt flag (UPIF)
CNT_REG
04
03
Update event (UPE)
Update interrupt flag (UPIF)
Hardware set
Software clear
Hardware set
PSC = 0
PSC = 1
TIMER_CK
5A
00
01
02
63
62
61
CNT_CLK(PSC_CLK)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...