GD32F20x User Manual
592
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FE[7:0]
LE[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LS[7:0]
FS[7:0]
rw
rw
Bits
Fields
Descriptions
31:24
FE[7:0]
Frame End Code in Embedded Synchronous Mode
23:16
LE[7:0]
Line End Code in Embedded Synchronous Mode
15:8
LS[7:0]
Line Start Code in Embedded Synchronous Mode
7:0
FS[7:0]
Frame Start Code in Embedded Synchronous Mode
22.7.8.
Synchronization codes unmask register (DCI_SCUMSK)
Address offset: 0x1C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FEM[7:0]
LEM[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LSM[7:0]
FSM[7:0]
rw
rw
Bits
Fields
Descriptions
31:24
FEM[7:0]
Frame End Code unMask Bits in Embedded Synchronous Mode
23:16
LEM[7:0]
Line End Code unMask Bits in Embedded Synchronous Mode
15:8
LSM[7:0]
Line Start Code unMask Bits in Embedded Synchronous Mode
7:0
FSM[7:0]
Frame Start Code unMask Bits in Embedded Synchronous Mode
22.7.9.
Cropping window start position register (DCI_CWSPOS)
Address offset: 0x20
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...