GD32F20x User Manual
239
Table 12-5. DMA1 requests for each channel
Peripheral
Channel 0
Channel 1
Channel 2
Channel 3
Channel 4
Channel 5
Channel 6
TIMER4
TIMER4_CH3
TIMER4_TG
TIMER4_CH2
TIMER4_UP
●
TIMER4_CH1 TIMER4_CH0
●
●
TIMER5/
DAC_
CH0
●
●
TIMER5_UP/
DAC_CH0
●
●
●
●
TIMER6/
DAC_
CH1
●
●
●
TIMER6_UP/
DAC_CH1
●
●
●
TIMER7
TIMER7_CH2
TIMER7_UP
TMER7_CH3
TMER7_TG
TMER7_CMT
TMER7_CH0
●
TMER7_CH1
●
●
ADC2
●
●
●
●
ADC2
●
●
SPI/I2S
SPI2/I2S2_RX SPI2/I2S2_TX
●
●
●
●
●
USART
●
UART4_RX
UART7_RX
UART3_RX
UART6_RX
UART4_TX
UART7_TX
UART3_TX
UART6_TX
USART5_RX USART5_TX
SDIO
●
●
●
SDIO
●
●
●
I2C2
●
●
●
●
●
I2C2_TX
I2C2_RX
DCI
●
●
●
●
●
DCI
●
CAU
●
●
●
●
●
CAU_OUT
CAU_IN
HAU
●
●
●
●
●
●
HAU_IN
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...