GD32F20x User Manual
857
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
STMSSI[7:0]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7:0
STMSSI[7:0]
System time subsecond increment bits
In every update operation, these bits are added to the subsecond value of system
time.
27.4.35.
PTP time stamp high register (ENET_PTP_TSH)
Address offset: 0x0708
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
STMS[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STMS[15:0]
r
Bits
Fields
Descriptions
31:0
STMS[31:0]
System time second bits
These bits show the current second of the system time.
27.4.36.
PTP time stamp low register (ENET_PTP_TSL)
Address offset: 0x070C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
STS
STMSS[30:16]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STMSS[15:0]
r
Bits
Fields
Descriptions
31
STS
System time sign bit
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...