![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 864](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801864.webp)
GD32F20x User Manual
864
in the physical memory space and must be word-aligned. This register can only be written
when TxDMA controller is in stop state. Before starting TxDMA transmission process, this
register must be configured correctly.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
STT[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
STT[15:0]
rw
Bits
Fields
Descriptions
31:0
STT[31:0]
Start address of transmit table bits
These bits indicate the start address of the transmit descriptor table. STT[1:0] are
internally taken as zero so STT[1:0] are read only.
27.4.47.
DMA status register (ENET_DMA_STAT)
Address offset: 0x1014
Reset value: 0x0000 0000
This register contains all the status bits that the DMA controller recorded. Writing 1 to
meaningful bits in this register clears them but writing 0 has no effect. Each bit (bits [16:0])
can be masked by masking the corresponding bit in the ENET_DMA_INTEN register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TST
WUM
MSC
Reserved
EB[2:0]
TP[2:0]
RP[2:0]
NI
r
r
r
r
r
r
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
AI
ER
FBE
Reserved
ET
RWT
RPS
RBU
RS
TU
RO
TJT
TBU
TPS
TS
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
TST
Timestamp trigger status bit
This bit indicates a timestamp event occurred. It is cleared by application through
clearing TMST bit. If the corresponding interrupt mask bit is reset, an interrupt is
generated.
0: Timestamp event has not occurred
1: Timestamp event has occurred
28
WUM
WUM status bit
This bit indicates a WUM event occurred. It is cleared when both two source event
status bits are cleared. If the corresponding interrupt mask bit is reset, an interrupt
is generated.
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...