![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 947](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801947.webp)
GD32F20x User Manual
947
The total data bytes number of a transfer.
This field is the total data bytes of all the data packets desired to receive in an
OUT transfer. Program this field before the endpoint is enabled. Each time after
software reads out a packet from the RxFIFO, this field is decreased by the byte
size of the packet.
Device IN endpoint-x Tx FIFO status register (USBFS_DIEPxTFSTAT) (x = 0..3,
where x = endpoint_number)
Address offset: (endpoint_number × 0x20)
Reset value: 0x0000 0200
This register contains the information of each endpoint’s Tx FIFO.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IE
P
T
F
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
IEPTFS[15:0]
IN endpoint
’s Tx FIFO remaining space
IN endpoint
’s Tx FIFO remaining space is in terms of 32-bit words:
0: Tx FIFO is full
1: 1 word available
…
n: n words available
28.7.4.
Power and clock control register (USBFS_PWRCLKCTL)
Address offset: 0x0E00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...