GD32F20x User Manual
872
0: The underflow interrupt is disabled
1: The underflow interrupt is enabled
4
ROIE
Receive overflow interrupt enable bit
0: The overflow interrupt is disabled
1: The overflow interrupt is enabled
3
TJTIE
Transmit jabber timeout interrupt enable bit
0: The transmit jabber timeout interrupt is disabled
1: The transmit jabber timeout interrupt is enabled
2
TBUIE
Transmit buffer unavailable interrupt enable bit
0: The transmit buffer unavailable interrupt is disabled
1: The transmit buffer unavailable interrupt is enabled
1
TPSIE
Transmit process stopped interrupt enable bit
0: The transmission stopped interrupt is disabled
1: The transmission stopped interrupt is enabled
0
TIE
Transmit interrupt enable bit
0: The transmit interrupt is disabled
1: The transmit interrupt is enabled
27.4.50.
DMA
missed
frame
and
buffer
overflow
counter
register
(ENET_DMA_MFBOCNT)
Address offset: 0x1020
Reset value: 0x0000 0000
There are two counters designed in DMA controller for tracking the number of missed frames
during receiving. The counter value can be read from this register for debug purpose.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
OBFOC
MSFA[10:0]
Reserved
rc_r
rc_r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MSFC[15:0]
rc_r
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28
OBFOC
Overflow bit for FIFO overflow counter bit
Overflow bit for FIFO overflow counter
27:17
MSFA[10:0]
Missed frames by the application bits
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...