![Infineon XDPP1100 Technical Reference Manual Download Page 513](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193513.webp)
User Manual 513 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
5: TX IRQ
6: Stop IRQ
7: Watchdog timeout IRQ
8: Busy IRQ
ARA_CW
EN_ARA_CW
RW
7008_000Ch [0]
Reserved
ARA_CW
DIRECTION
RW
7008_000Ch [1]
Set the transaction direction.
Configure the transaction direction
to be considered in the ARA address
matching.
0: Write transaction
1: Read transaction
ARA_CW
ARA_ADDR
RW
7008_000Ch [8:2]
Set the address to identify the ARA
transaction.
ARA_CW
SMBALERT
RW
7008_000Ch [9]
Enable/Disable SMBALERT
generation.
0: Release SMBALERT
1: Assert SMBALERT
ARA_CW
SLAVE_ADDR_GEN_
SMBALERT
RW
7008_000Ch [16:10] Set the address generating the
SMBALERT. This address will be
automatically shifted out as soon
as an ARA address is detected and
the SMBALERT is asserted.
CTRL_RX
RX_TRIGGER
W
7008_0010h [0]
Trigger HW FSM to move on after a
RX* interrupt has been received.
Note: CPU has to trigger the FSM to
move on within
WDT_SCL_STRETCH clock cycles
otherwise the transaction will be
dropped, i.e., the FSM will move
into the
WAIT_FOR_START_OR_STOP state.
On writing:
0: Do nothing.
1: (Return to 0), trigger HW FSM RX
to move on
CTRL_RX
ACK_RECEPTION
RW
7008_0010h [1]
Acknowledge the received byte. Set
the status of the ACK/NACK bit to
be transmitted after byte has been
received when “PREEMPTIVE
MODE” has not been selected.
0: Generate NACK
1: Generate ACK
CTRL_RX
ACK_SRC_SEL
RW
7008_0010h [4:2]
ACK/NACK source selection. Define
which kind of comparison action is
used to automatically generate the