![Infineon XDPP1100 Technical Reference Manual Download Page 335](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193335.webp)
User Manual 335 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
6000_0000h - 600F_FFFFh
WDT, DTIMER1/2/3, GPIO0/1
M5
6010_0000h - 6FFF_FFFFh
Reserved
7000_0000h - 7007_FFFFh
BIF REGFILE (CONTROL)
M6
7008_0000h - 700F_FFFFh
PMBus/CRC/I
2
C
M7
7010_0000h - DFFF_FFFFh
Reserved
E000_0000h - E00F_FFFFh
Cortex®-M0 private peripherals
E010_0000h - FFFF_FFFFh
Reserved
15.3
Clock and system controller
The clock and system controller (CSC) unit module includes the following units:
•
System controller unit (SCU)
•
Clock generator unit (CGU)
•
Reset generator unit (RGU)
The CSC implements the AHB interface to enable the Cortex®-M0 to access the units in charge to configure the
CPUS and to configure and control the clocks and the resets of all peripherals accessed by the processor
(Cortex®-M0).
15.3.1
System controller unit
The SCU configures all the miscellaneous functions of the CPUS functions; in particular, it enables/disables:
•
Memory map remapping (i.e., it controls the bus matrix remap signal)
•
Debug port control
•
CPU wakeup from control engine
•
NMI source selection
15.3.1.1
SCU registers
The relevant SCU-related registers and their descriptions are shown in
Table 92
SCU-related register descriptions
Register name Field name
Access Address
Bits
Description
CPUS_CFG
SET_REMAP
RW
4000_0000h [0]
This bit controls the remap signal
used to change the address map
implemented by the bus matrix.
0: Remap signal set to 0
1: Remap signal set to 1
CPUS_CFG
DS_DBGPORT
RW
4000_0000h [2]
Enable debug port.
0: DBG port connection is disabled
1: DBG port connection is enabled
CPUS_CFG
EN_EXTWKUP
RW
4000_0000h [3]
Enable external wakeup (WKUPIN)
when the CPUS is in the hibernate
state.