![Infineon XDPP1100 Technical Reference Manual Download Page 30](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193030.webp)
User Manual
30 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Voltage sense
Peripheral Field name
Access Address
Bits
Description
7000_1000h
(BVSEN)
vsen
vsp_mode_fe_1p25m
RW
7000_0800h
(VSEN)
7000_0C00h
(VRSEN)
7000_1000h
(BVSEN)
[17]
Defines VS FEC DAC LSB weight.
0: 0.625 mV
1: 1.250 mV
vsen
vsp_count_fe_cmp
RW
7000_0800h
(VSEN)
7000_0C00h
(VRSEN)
7000_1000h
(BVSEN)
[18]
Defines the number of consecutive
VS FEC cycles with the comparator
in the same polarity required to
increment or decrement the
compensation DAC.
Cycles = vsp_count_ 1
vsen
vsp_adc_blank
RW
7000_0804h
(VSEN)
7000_0C04h
(VRSEN)
7000_1004h
(BVSEN)
[0]
When high, holds the previous
output from the VSADC. This may
be used by FW to stall but not zero
out the ADC output for further
downstream processing.
vsen
vsp_vout_fs
R
7000_0810h
(VSEN)
7000_0C10h
(VRSEN)
7000_1010h
(BVSEN)
[11:0]
Gain and offset trimmed VSADC
output.
LSB = 1.25 mV, range = 0.0 to 2.1 V
common
vrs_cmp_wdt_thr
RW
7000_3018h [9:0]
V
RECT
comparator watchdog timeout
threshold. The WDT measures from
the rising edge of the PWMs
indicated in ceX_on_mask0 and
ceX_on_mask1 (where X = 0, 1). If
V
RECT
has not tripped the
comparator by the time the
timeout threshold is reached, it is
assumed V
RECT
is below the
comparator threshold and the V
RECT
sense will enter its hold phase. This
threshold should be set to a value
greater than the expected time for
V
RECT
to go high but less than the
tracking start threshold defined by
vrs_track_start_thr. This threshold
is shared by the VRSEN and BVRSEN
sense paths.
LSB = 10 ns, range = 0.0 to 10.23 µs
common
vrs_track_start_thr
RW
7000_3018h [19:10] V
RECT
tracking start time threshold.
This threshold is compared against
the same timer used by
vrs_cmp_wdt_thr, which is started