![Infineon XDPP1100 Technical Reference Manual Download Page 399](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193399.webp)
User Manual 399 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
a system point of view, it needs to be mitigated, for example by copying the OTP program onto the RAM and
executing it from the RAM.
15.4.3.6
OTP module registers
The relevant OTP-related registers and their descriptions are provided in
Table 101
OTP module-related register description
Register name Field name
Access Address
Bits
Description
STAT
PWR_STAT
R
5002_0000h [0]
OTP power status.
0: OTP power off
1: OTP power on
STAT
BUSY
R
5002_0000h [4]
Instruction status.
0: Completed
1: Busy
STAT
CMP_STAT
R
5002_0000h [8]
Compare status (valid after direct
access compare instruction).
STAT
PRECH_STAT
R
5002_0000h [9]
Precharge status (valid after direct
access compare instruction).
STAT
RD1_FL
R
5002_0000h [16]
READ1 fail indicator.
0: No READ1 failure during
programming
1: READ1 failure during
programming
STAT
RD2_FL
R
5002_0000h [17]
READ2 fail indicator.
0: No READ2 failure during
programming
1: READ2 failure during
programming
STAT
SOAK_FAIL
R
5002_0000h [18]
SOAK fail indicator.
0: No SOAK failure during
programming
1: SOAK failure during
programming
STAT
SOAK_CNT
R
5002_0000h [24]
Max. SOAK counter. For debug in
case any of the bits requested to be
programmed had to be soaked.
CONF
PWRUP
RW
5002_0004h [0]
OTP power command.
0: Power-down OTP
1: Power-up OTP
CONF
AHB_CLK_RATIO
RW
5002_0004h [5:4]
AHB clock ratio with respect to the
OTP kernel clock (25 MHz).
0: AHB = 100 MHz
1: AHB = 50 MHz
2: AHB = 25 MHz