![Infineon XDPP1100 Technical Reference Manual Download Page 148](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193148.webp)
User Manual
148 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Digital pulse width modulator
Peripheral Field name
Access Address
Bits
Description
topologies and disabled otherwise.
0: Half-mode disabled (non-bridge
topology)
1: Half-mode enabled (bridge
topology)
pwm
ramp0_min_pw_stat
e
RW
7000_2C00h [5]
Selects pulse generator response
when PW computed from PID duty
cycle is less than ramp0_pw_min.
0: Set pulse width to 0 (i.e., blank
pulse)
1: Set pulse width to
ramp0_pw_min (i.e., clamp to min.)
pwm
ramp1_pid_sel
RW
7000_2C00h [6]
PID source select for ramp1. PID0
receives its error input from the
VSEN input. PID1 receives its error
input from the BVSEN input. ramp1
is used on interleaved (dual-phase)
or dual-loop designs. PID0 should
be selected on interleaved designs
due to the shared V
OUT
sense source
(VSEN) on both phases. PID1 should
be selected on dual-loop designs
due to the different V
OUT
sense
sources on both loops.
0: PID0 (interleaved)
1: PID1 (dual-loop)
pwm
ramp1_sync_sel
RW
7000_2C00h [7]
Sync select for ramp1. ramp1 is
used on interleaved (dual-phase) or
dual-loop designs.
0: Sync to F
switch1
without external
sync, select for dual-loop topology
with F
switch1
= F
switch0
or a Loop 1 only
topology
1: Sync to F
switch0
or external sync,
select for dual-loop topology with
F
switch1
= F
switch0
or single-loop
interleaved phase
pwm
ramp1_m_flavor
RW
7000_2C00h [9:8]
Edge modulation type for ramp1.
ramp1 is used on interleaved (dual-
phase) or dual-loop designs. In an
interleaved design, this register
should match the setting of
ramp0_m_flavor.
0: DE
1: LE
2 to 3: TE
pwm
ramp1_half_mode
RW
7000_2C00h [10]
Half-mode enable for ramp1. When
half-mode is enabled, the
maximum ramp count is equal to