![Infineon XDPP1100 Technical Reference Manual Download Page 341](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193341.webp)
User Manual 341 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
CPUS_CFG_CL
R
EN_PMBUS_WKUP
W
4000_0008h [21]
Enable internal source PMBUS_IRQ
to wake up CPUS when in the
power-down or hibernate state.
0: No change to existing value
1: CPUS PMBUS_IRQ wakeup
source is disabled
CPUS_CFG_CL
R
EN_GPIO0_WKUP
W
4000_0008h [22]
Enable internal source GPIO0_IRQ
to wake up CPUS when in the
power-down or hibernate state.
0: No change to existing value
1: CPUS GPIO0_IRQ wakeup source
is disabled
CPUS_CFG_CL
R
EN_GPIO1_WKUP
W
4000_0008h [23]
Enable internal source GPIO1_IRQ
to wakeup CPUS when in the
power-down or hibernate state.
0: No change to existing value
1: CPUS GPIO1_IRQ wakeup source
is disabled
NMI_SRC_EN
EXT0_NMI_EN
RW
4000_000Ch [0]
External (EXT0_IRQn) NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
CSC_NMI_EN
RW
4000_000Ch [3]
Reserved
NMI_SRC_EN
PMBUS_NMI_EN
RW
4000_000Ch [4]
PMBus NMI control.
0: Disabled
Enabled
NMI_SRC_EN
OTP1_W_NMI_EN
RW
4000_000Ch [5]
OTP NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
EXT1_NMI_EN
RW
4000_000Ch [6]
External (EXT1_IRQn) NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
EXT2_NMI_EN
RW
4000_000Ch [7]
External (EXT2_IRQn) NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
EXT3_NMI_EN
RW
4000_000Ch [8]
External (EXT3_IRQn) NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
EXT4_NMI_EN
RW
4000_000Ch [9]
External (EXT4_IRQn) NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
EXT5_NMI_EN
RW
4000_000Ch [10]
External (EXT5_IRQn) NMI control.
0: Disabled
1: Enabled
NMI_SRC_EN
EXT6_NMI_EN
RW
4000_000Ch [11]
Reserved