![Infineon XDPP1100 Technical Reference Manual Download Page 478](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193478.webp)
User Manual 478 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
2006_8000h - 2006_BFFFh
16 kB
RAM2 (replica)
2006_C000h - 2006_FFFFh
16 kB
RAM2 (replica)
2007_0000h - 2FFF_FFFFh
Reserved
3000_0000h - 3001_3FFFh
80 kB
ROM
M0
3001_4000h - 3001_FFFFh
48 kB
Reserved
3002_0000h - 3002_FFFFh
64 kB
OTP
3003_0000h - 3003_FFFFh
64 kB
OTP (replica)
3004_0000h - 6FFF_FFFFh
Reserved
7000_0000h - 7007_FFFFh
BIF REGFILE (control)
M6
7008_0000h - 700F_FFFFh
PMBus/CRC/I
2
C
M7
7010_0000h - FFFF_FFFFh
Reserved
Remapping does not impact the DMA memory map.
15.6.3
DMA channel assignment
DMA channel assignment is shown in
The DMA macro supports single transfer requests (SREQs) and multiple transfer requests (REQs), but multiple
transfer requests are currently not supported by the XDPP1100.
DMA channel 0 has the highest priority, channel 15 the lowest.
Table 104
DMA channel assignment table
Request line
DMA SREQ channel
DMA REQ channel
0
N/A
N/A
1
N/A
N/A
2
N/A
N/A
3
N/A
N/A
4
N/A
N/A
5
N/A
N/A
6
DTIMER1_1
N/A
7
DTIMER1_2
N/A
8
DTIMER3_1
N/A
9
DTIMER3_2
N/A
10
I2C_TX
N/A
11
I2C_RX
N/A
12
N/A
N/A
13
N/A
N/A
14
UART_TX
N/A
15
UART_RX
N/A