![Infineon XDPP1100 Technical Reference Manual Download Page 353](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193353.webp)
User Manual 353 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
CLK_EN_CTRL otp_kernel_clk_g
RW
4000_2010h [27]
Enable bit for the clock
otp_kernel_clk.
0: Clock
“
otp_kernel_clk
”
is off
1: Clock
“
otp_kernel_clk
”
is live
CLK_SLEEP_M
SK_CNFG
se_hosc_clk_g
RW
4000_2014h [0]
Enable hosc_clk clock gating when
Cortex®-M0 enters sleep state, if the
hosc_clk clock gating control has
been enabled. Warning: Only
external reset assertion can remove
clock gating if no external wakeup
sources have been enabled before!
0: Clock
“
hosc_clk
”
is not gated by
CM0 power state status
1: Clock
“
hosc_clk
”
is gated when
CM0 is in sleep state if hosc_clk
clock gating control has been
enabled
CLK_SLEEP_M
SK_CNFG
se_rom_clk_g
RW
4000_2014h [1]
Enable rom_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
rom_clk
”
is not gated by
CM0 power state status
1: Clock
“
rom_clk
”
is gated when
CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_ram1_clk_g
RW
4000_2014h [2]
Enable ram1_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
ram1_clk
”
is not gated by
CM0 power state status
1: Clock
“
ram1_clk
”
is gated when
CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_ram2_clk_g
RW
4000_2014h [3]
Enable ram2_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
ram2_clk
”
is not gated by
CM0 power state status
1: Clock
“
ram2_clk
”
is gated when
CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_amba_clk_g
RW
4000_2014h [4]
Enable amba_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
amba_clk
”
is not gated by
CM0 power state status
1: Clock
“
amba_clk
”
is gated when
CM0 is in sleep state
CLK_SLEEP_M
SK_CNFG
se_dma_clk_g
RW
4000_2014h [5]
Enable dma_clk clock gating when
Cortex®-M0 enters sleep state.
0: Clock
“
dma_clk
”
is not gated by
CM0 power state status