User Manual 474 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
[24]: FAULTCOM
[25]: TEST
[25]: TESTSTAT
[25]: Reserved
MMU_PER_SP
ACE_SET
PER
W
4000_4604h [27:0]
Enables the write protection of the
peripherals mapped in the
peripheral space. A 1 in a bit
position enables protection while a
0 retains the existing protection
setting.
[0]: Not used
[1]: WDT, D
TIMER
, GPIO
[2]: UART, I
2
C, SSP, PMBus
[3]: Trim
[4]: Analog
[5]: VSP0
[6]: VSP1
[7]: VSP2
[8]: VCTRL0
[9]: VCTRL1
[10]: PID0
[11]: PID1
[12]: ISP0
[13]: ISP1
[14]: PWM
[15]: COMMON
[16]: TELEM0
[17]: TELEM1
[18]: FAULT0
[19]: FAULT1
[20]: FAN1
[21]: FAN2
[22]: TSEN
[23]: TLMCOM
[24]: FAULTCOM
[25]: TEST
[25]: TESTSTAT
[25]: Reserved
MMU_PER_SP
ACE_CLR
PER
W
4000_4600h [27:0]
Disables the write protection of the
peripherals mapped in the
peripheral space. A 1 in a bit
position disables protection while a
0 retains the existing protection
setting.