![Infineon XDPP1100 Technical Reference Manual Download Page 256](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193256.webp)
User Manual
256 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Fault handler
Peripheral Field name
Access Address
Bits
Description
LSB = 1 TSADC code, range = -16 to
+15 TSADC codes
fault
fault_shut_mask_loop
RW
7000_3C0Ch
(Loop 0)
7000_400Ch
(Loop 1)
[31:0]
Shutdown mask for Loop faults.
Individual faults are enabled for
shutdown when their
corresponding bit is high. Enabled
faults disable the loop output and
assert the shutdown interrupt
immediately upon fault assertion.
The register is controlled by FW
based on settings of the various
PMBus fault responses.
0: Reserved
1: VOUT_OV_FAULT
2: VOUT_OV_WARN
3: VOUT_UV_FAULT
4: VOUT_UV_WARN
5: VIN_OV_FAULT
6: VIN_OV_WARN
7: VIN_UV_FAULT
8: VIN_UV_WARN
9: IOUT_OC_FAULT
10: IOUT_OC_LV_FAULT
11: IOUT_OC_WARN
12: IOUT_UC_FAULT
13: MFR_IOUT_OC_FAST
14: IIN_OC_FAULT
15: IIN_OC_WARN
16: OT_FAULT
17: OT_WARN
18: UT_FAULT
19: UT_WARN
20: POWER_LIMIT_MODE
21: ISHARE_FAULT
22: VOUT_MAX_MIN_WARN
23: SYNC_FAULT
24 to 31: Unused
fault
fault_t2_shut_mask_loo
p
RW
7000_3C10h
(Loop 0)
7000_4010h
(Loop 1)
[31:0]
T2 shutdown mask for loop faults.
Individual faults are enabled for T2
shutdown when their
corresponding bit is high. Enabled
faults disable the loop output and
assert the shutdown interrupt
aligned with the T2 ramp time,
which typically aligns with the
falling edge of the primary-side
PWM pulse. Note that when
corresponding bits in both
fault_shut_mask_loop and
fault_t2_shut_mask_loop are set to