![Infineon XDPP1100 Technical Reference Manual Download Page 464](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193464.webp)
User Manual 464 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
1: OTP
2: RAM1
3: RAM2
MMU_LUT_RA
M18_DATA
PROT
RW
4000_4420h [0]
Defines the write protection of the
target address block in the target
memory space. Any write attempt
to a protected block will result in an
illegal access fault.
0: Disable write protection
1: Enable write protection
MMU_LUT_RA
M18_DATA
BLK_ADR
RW
4000_4420h [7:1]
Defines the target address block
into which the RAM1 section is
remapped.
MMU_LUT_RA
M18_DATA
BASE_ADR
RW
4000_4420h [9:8]
Defines the target memory space
into which the RAM1 section is
remapped.
0: ROM
1: OTP
2: RAM1
3: RAM2
MMU_LUT_RA
M19_DATA
PROT
RW
4000_4424h [0]
Defines the write protection of the
target address block in the target
memory space. Any write attempt
to a protected block will result in an
illegal access fault.
0: Disable write protection
1: Enable write protection
MMU_LUT_RA
M19_DATA
BLK_ADR
RW
4000_4424h [7:1]
Defines the target address block
into which the RAM1 section is
remapped.
MMU_LUT_RA
M19_DATA
BASE_ADR
RW
4000_4424h [9:8]
Defines the target memory space
into which the RAM1 section is
remapped.
0: ROM
1: OTP
2: RAM1
3: RAM2
MMU_LUT_RA
M110_DATA
PROT
RW
4000_4428h [0]
Defines the write protection of the
target address block in the target
memory space. Any write attempt
to a protected block will result in an
illegal access fault.
0: Disable write protection
1: Enable write protection