![Infineon XDPP1100 Technical Reference Manual Download Page 358](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193358.webp)
User Manual 358 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_bif_per_pmbus
_clk_g
RW
4000_2018h [13]
Enable bif_per_pmbus_clk clock
gating when Cortex®-M0 enters
deep sleep state.
0: Clock
“
bif_per_pmbus_clk
”
is not
gated by CM0 power state status
1: Clock
“
bif_per_pmbus_clk
”
is
gated when CM0 is in deep sleep
state
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_bif_per_ssp_cl
k_g
RW
4000_2018h [14]
Reserved
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_bif_per_i2c_clk
_g
RW
4000_2018h [15]
Enable bif_per_i2c_clk clock gating
when Cortex®-M0 enters deep sleep
state.
0: Clock
“
bif_per_i2c_clk
”
is not
gated by CM0 power state status
1: Clock
“
bif_per_i2c_clk
”
is gated
when CM0 is in deep sleep state.
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_bif_per_uart_c
lk_g
RW
4000_2018h [16]
Enable bif_per_uart_clk clock
gating when Cortex®-M0 enters
deep sleep state.
0: Clock
“
bif_per_uart_clk
”
is not
gated by CM0 power state status
1: Clock
“
bif_per_uart_clk
”
is gated
when CM0 is in deep sleep state
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_dtimer1_clk_g RW
4000_2018h [17]
Enable dtimer1_clk clock gating
when Cortex®-M0 enters deep sleep
state.
0: Clock
“
dtimer1_clk
”
is not gated
by CM0 power state status
1: Clock
“
dtimer1_clk
”
is gated
when CM0 is in deep sleep state
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_dtimer2_clk_g RW
4000_2018h [18]
Enable dtimer2_clk clock gating
when Cortex®-M0 enters deep sleep
state.
0: Clock
“
dtimer2_clk
”
is not gated
by CM0 power state status
1: Clock
“
dtimer2_clk
”
is gated
when CM0 is in deep sleep state
CLK_DEEP_SL
EEP_MSK_CNF
G
dse_dtimer3_clk_g RW
4000_2018h [19]
Enable dtimer3_clk clock gating
when Cortex®-M0 enters deep sleep
state.
0: Clock
“
dtimer3_clk
”
is not gated
by CM0 power state status