![Infineon XDPP1100 Technical Reference Manual Download Page 332](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193332.webp)
User Manual 332 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
INT31
UART
31
0000_00BCh
Every interrupt INT31-INT0 can be programmed to be used as NMI, by configuring the NMI source-select register
NMI_SRC_EN in SCU.
15.2.2
Cortex®-M0 memory map
The memory map accessible by Cortex®-M0 is described in
Table 90
Cortex®-M0 memory map (remap = 0)
Address range
Size
Peripheral
Bus matrix
master
0000_0000h - 0001_3FFFh
80 kB
ROM
M0
0001_4000h - 0001_FFFFh
48 kB
Reserved
0002_0000h - 0002_FFFFh
64 kB
OTP
0003_0000h - 0003_FFFFh
64 kB
OTP (replica)
0004_0000h - 0FFF_FFFFh
Reserved
1000_0000h - 1001_3FFFh
80 kB
ROM
M0
1001_4000h - 1001_FFFFh
48 kB
Reserved
1002_0000h - 1002_FFFFh
64 kB
OTP
1003_0000h - 1003_FFFFh
64 kB
OTP (replica)
1004_0000h - 1004_FFFFh
Reserved
1005_0000h - 1005_3FFFh
16 kB
RAM1 (replica)
M2
1005_4000h - 1005_7FFFh
16 kB
RAM1 (replica)
1005_8000h - 1005_BFFFh
16 kB
RAM1 (replica)
1005_C000h - 1005_FFFFh
16 kB
RAM1
1006_0000h - 1006_3FFFh
16 kB
RAM2
M1
1006_4000h - 1006_7FFFh
16 kB
RAM2 (replica)
1006_8000h - 1006_BFFFh
16 kB
RAM2 (replica)
1006_C000h - 1006_FFFFh
16 kB
RAM2 (replica)
1007_0000h - 2004_FFFFh
Reserved
2005_0000h - 2005_3FFFh
16 kB
RAM1 (replica)
M2
2005_4000h - 2005_7FFFh
16 kB
RAM1 (replica)
2005_8000h - 2005_BFFFh
16 kB
RAM1 (replica)
2005_C000h - 2005_FFFFh
16 kB
RAM1
2006_0000h - 2006_3FFFh
16 kB
RAM2
M1
2006_4000h - 2006_7FFFh
16 kB
RAM2 (replica)
2006_8000h - 2006_BFFFh
16 kB
RAM2 (replica)
2006_C000h - 2006_FFFFh
16 kB
RAM2 (replica)
2007_0000h - 2FFF_FFFFh
Reserved
3000_0000h - 3001_3FFFh
80 kB
ROM
M0
3001_4000h - 3001_FFFFh
48 kB
Reserved