![Infineon XDPP1100 Technical Reference Manual Download Page 264](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193264.webp)
User Manual
264 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Fault handler
Peripheral Field name
Access Address
Bits
Description
fault
fault_clear_loop
W
7000_3C74h
(Loop 0)
7000_4074h
(Loop 1)
[31:0]
Fault force clear register. When the
bit corresponding to a
fault/warning is set to 1, that
fault/warning is cleared in the
fault_status_loop and
fault_ref_loop registers.
0: Reserved
1: VOUT_OV_FAULT
2: VOUT_OV_WARN
3: VOUT_UV_FAULT
4: VOUT_UV_WARN
5: VIN_OV_FAULT
6: VIN_OV_WARN
7: VIN_UV_FAULT
8: VIN_UV_WARN
9: IOUT_OC_FAULT
10: IOUT_OC_LV_FAULT
11: IOUT_OC_WARN
12: IOUT_UC_FAULT
13: MFR_IOUT_OC_FAST
14: IIN_OC_FAULT
15: IIN_OC_WARN
16: OT_FAULT
17: OT_WARN
18: UT_FAULT
19: UT_WARN
20: POWER_LIMIT_MODE
21: ISHARE_FAULT
22: VOUT_MAX_MIN_WARN
23: SYNC_FAULT
24 to 31: Unused
fault
fault_status_loop
R
7000_3C78h
(Loop 0)
7000_4078h
(Loop 1)
[31:0]
Fault status register generated by
sub-sampling fault_reg_loop at
2 MHz. Fault interrupts are
generated from this register. Once a
fault bit is set it is latched in this
register and can only be cleared via
fault_clear_loop.
0: Reserved
1: VOUT_OV_FAULT
2: VOUT_OV_WARN
3: VOUT_UV_FAULT
4: VOUT_UV_WARN
5: VIN_OV_FAULT
6: VIN_OV_WARN
7: VIN_UV_FAULT
8: VIN_UV_WARN
9: IOUT_OC_FAULT
10: IOUT_OC_LV_FAULT
11: IOUT_OC_WARN