User Manual 427 of 562 V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Central processing unit subsystem
Register name Field name
Access Address
Bits
Description
MMU_LUT_RO
M55_DATA
BASE_ADR
RW
4000_40DCh [9:8]
Defines the target memory space
into which the ROM section is
remapped.
0: ROM
1: OTP
2: RAM1
3: RAM2
MMU_LUT_RO
M56_DATA
PROT
RW
4000_40E0h [0]
Defines the write protection of the
target address block in the target
memory space. Any write attempt
to a protected block will result in an
illegal access fault.
0: Disable write protection
1: Enable write protection
MMU_LUT_RO
M56_DATA
BLK_ADR
RW
4000_40E0h [7:1]
Defines the target address block
into which the ROM section is
remapped.
MMU_LUT_RO
M56_DATA
BASE_ADR
RW
4000_40E0h [9:8]
Defines the target memory space
into which the ROM section is
remapped.
0: ROM
1: OTP
2: RAM1
3: RAM2
MMU_LUT_RO
M57_DATA
PROT
RW
4000_40E4h [0]
Defines the write protection of the
target address block in the target
memory space. Any write attempt
to a protected block will result in an
illegal access fault.
0: Disable write protection
1: Enable write protection
MMU_LUT_RO
M57_DATA
BLK_ADR
RW
4000_40E4h [7:1]
Defines the target address block
into which the ROM section is
remapped.
MMU_LUT_RO
M57_DATA
BASE_ADR
RW
4000_40E4h [9:8]
Defines the target memory space
into which the ROM section is
remapped.
0: ROM
1: OTP
2: RAM1
3: RAM2
MMU_LUT_RO
M58_DATA
PROT
RW
4000_40E8h [0]
Defines the write protection of the
target address block in the target
memory space. Any write attempt