• During 8th clock pulse of address byte or slave-receive transfer and transmit ACK
flag is set. This is disabled in high speed mode.
• Clock stretching can also be extended for CLKHOLD cycles to allow additional
setup time to sample the SDA pin externally. This is disabled in high speed mode.
Unless extended by the CLKHOLD configuration, clock stretching will extend for one
peripheral bus clock cycle after SDA updates when clock stretching is enabled.
45.4.3.4 Timing Parameters
The LPI2C slave can configure the following timing parameters, these parameters are
disabled when SCR[FILTEN] is clear, when SCR[FILTDZ] is set in Doze mode, and
when LPI2C slave detects high speed mode. When disabled, the LPI2C slave is clocked
directly from the I2C bus and may not satisfy all timing requirements of the I2C
specification (such as SDA minimum hold time in Standard/Fast mode).
• SDA data valid time from SCL negation to SDA update.
• SCL hold time when clock stretching is enabled to increase setup time when
sampling SDA externally.
• SCL glitch filter time.
• SDA glitch filter time.
The LPI2C slave imposes the following restrictions on the timing parameters.
• FILTSDA must be configured to greater than or equal to FILTSCL (unless
compensating for board level skew between SDA and SCL).
• DATAVD must be configured less than the minimum SCL low period.
45.4.3.5 Error Conditions
The LPI2C slave can detect the following error conditions.
• Bit error flag will set when the LPI2C slave is driving SDA, but samples a different
value than what is expected.
• FIFO error flag will set due to a transmit data underrun or a receive data overrun.
Clock stretching can be enabled to eliminate the possibility of underrun and overrun
occurring.
• FIFO error flag will also set due to an address overrun when RXCFG is set,
otherwise an address overrun is not flagged. Clock stretching can be enabled to
eliminate the possibility of overrun occurring.
Chapter 45 Low Power Inter-Integrated Circuit (LPI2C)
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
NXP Semiconductors
1169
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...