LPI2Cx_MCFGR1 field descriptions (continued)
Field
Description
110
Divide by 64.
111
Divide by 128.
45.3.9 Master Configuration Register 2 (LPI2Cx_MCFGR2)
The MCFGR2 should only be written when the I2C Master is disabled.
Address: Base a 28h offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LPI2Cx_MCFGR2 field descriptions
Field
Description
31–28
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
27–24
FILTSDA
Glitch Filter SDA
Configures the I2C master digital glitch filters for SDA input, a configuration of 0 will disable the glitch filter.
Glitches equal to or less than FILTSDA cycles long will be filtered out and ignored. The latency through
the glitch filter is equal to FILTSDA cycles and must be configured less than the minimum SCL low or high
period.
The glitch filter cycle count is not affected by the PRESCALE configuration and is automatically bypassed
in High Speed mode.
23–20
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
19–16
FILTSCL
Glitch Filter SCL
Configures the I2C master digital glitch filters for SCL input, a configuration of 0 will disable the glitch filter.
Glitches equal to or less than FILTSCL cycles long will be filtered out and ignored. The latency through the
glitch filter is equal to FILTSCL cycles and must be configured less than the minimum SCL low or high
period.
The glitch filter cycle count is not affected by the PRESCALE configuration and is automatically bypassed
in High Speed mode.
15–12
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
BUSIDLE
Bus Idle Timeout
Configures the bus idle timeout period in clock cycles. If both SCL and SDA are high for longer than
BUSIDLE cycles, then the I2C bus is assumed to be idle and the master can generate a START condition.
When set to zero, this feature is disabled.
Chapter 45 Low Power Inter-Integrated Circuit (LPI2C)
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
NXP Semiconductors
1141
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...