![NXP Semiconductors Kinetis KE1xZ256 Reference Manual Download Page 1253](http://html1.mh-extra.com/html/nxp-semiconductors/kinetis-ke1xz256/kinetis-ke1xz256_reference-manual_17218131253.webp)
Table 47-5. UART Receiver with RTS Configuration (continued)
Register
Value
Comments
to received data with TIMOUT=0x2 and
TIMRST=0x4.
TIMCTLn
0x03C0_0081
Configure dual 8-bit counter using
inverted Pin 0 input. Trigger is internal
using inverted Pin 1 input.
TIMCMP(n+1)
0x0000_FFFF
Never compare.
TIMCFG(n+1)
0x0030_6100
Enable on Timer N enable and disable
on trigger falling edge. Decrement on
trigger to ensure no compare.
TIMCTL(n+1)
0x0143_0083
Configure 16-bit counter and output on
Pin 1. Trigger is internal using Shifter 0
flag.
SHIFTBUFn
Data to receive
Received data can be read from
SHIFTBUFBYS[7:0], use the Shifter
Status Flag to indicate when data can be
read using interrupt or DMA request.
Can support MSB first transfer by
reading from SHIFTBUFBIS[7:0] register
instead.
47.5.3 SPI Master
SPI master mode can be supported using two Timers, two Shifters and four Pins. Either
CPHA=0 or CPHA=1 can be supported and transfers can be supported using the DMA
controller. For CPHA=1, the select can remain asserted for multiple transfers and the
timer status flag can be used to indicate the end of the transfer.
The stop bit is used to guarantee a minimum of 1 clock cycle between the slave select
negating and before the next transfer. Writing to the transmit buffer by either core or
DMA is used to initiate each transfer.
Due to synchronization delays, the setup time for the serial input data is 1.5 FlexIO clock
cycles, so the maximum baud rate is divide by 4 of the FlexIO clock frequency.
Table 47-6. SPI Master (CPHA=0) Configuration
Register
Value
Comments
SHIFTCFGn
0x0000_0000
Start and stop bit disabled.
SHIFTCTLn
0x0083_0002
Configure transmit using Timer 0 on
negedge of clock with output data on Pin
0.
SHIFTCFG(n+1)
0x0000_0000
Start and stop bit disabled.
Table continues on the next page...
Chapter 47 Flexible I/O (FlexIO)
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
NXP Semiconductors
1253
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...