![NXP Semiconductors Kinetis KE1xZ256 Reference Manual Download Page 1256](http://html1.mh-extra.com/html/nxp-semiconductors/kinetis-ke1xz256/kinetis-ke1xz256_reference-manual_17218131256.webp)
Table 47-8. SPI Slave (CPHA=0) Configuration
Register
Value
Comments
SHIFTCFGn
0x0000_0000
Start and stop bit disabled.
SHIFTCTLn
0x0083_0002
Configure transmit using Timer 0 on
falling edge of shift clock with output
data on Pin 0.
SHIFTCFG(n+1)
0x0000_0000
Start and stop bit disabled.
SHIFTCTL(n+1)
0x0000_0101
Configure receive using Timer 0 on
rising edge of shift clock with input data
on Pin 1.
TIMCMPn
0x0000_003F
Configure 32-bit transfer. Set
TIMCMP[15:0] = (number of bits x 2) - 1.
TIMCFGn
0x0120_6000
Configure enable on trigger rising edge,
initial clock state is logic 0 and
decrement on pin input.
TIMCTLn
0x06C0_0203
Configure 16-bit counter using Pin 2
input (shift clock), with Pin 3 input (slave
select) as the inverted trigger.
SHIFTBUFn
Data to transmit
Transmit data can be written to
SHIFTBUF, use the Shifter Status Flag
to indicate when data can be written
using interrupt or DMA request. Can
support MSB first transfer by writing to
SHIFTBUFBBS register instead.
SHIFTBUF(n+1)
Data to receive
Received data can be read from
SHIFTBUFBYS, use the Shifter Status
Flag to indicate when data can be read
using interrupt or DMA request. Can
support MSB first transfer by reading
from SHIFTBUFBIS register instead.
Table 47-9. SPI Slave (CPHA=1) Configuration
Register
Value
Comments
SHIFTCFGn
0x0000_0001
Shifter configured to load on first shift
and stop bit disabled.
SHIFTCTLn
0x0003_0002
Configure transmit using Timer 0 on
rising edge of shift clock with output data
on Pin 0.
SHIFTCFG(n+1)
0x0000_0000
Start and stop bit disabled.
SHIFTCTL(n+1)
0x0080_0101
Configure receive using Timer 0 on
falling edge of shift clock with input data
on Pin 1.
TIMCMPn
0x0000_003F
Configure 32-bit transfer. Set
TIMCMP[15:0] = (number of bits x 2) - 1.
TIMCFGn
0x0120_6602
Configure start bit, enable on trigger
rising edge, disable on trigger falling
edge, initial clock state is logic 0 and
decrement on pin input.
Table continues on the next page...
Application Information
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
1256
NXP Semiconductors
Summary of Contents for Kinetis KE1xZ256
Page 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Page 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Page 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Page 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Page 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Page 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Page 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Page 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Page 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Page 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Page 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Page 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Page 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Page 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...