Enhanced Time Processing Unit (eTPU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
17-18
Freescale Semiconductor
4
MGEA
Microcode global exception engine A. Indicates that a global exception was asserted by microcode executed on
the respective engine. The determination of the reason why the global exception was asserted is application
dependent: it can be coded in an SDM status parameter, for instance. This bit is cleared by writing 1 to GEC.
0 No microcode-requested global exception pending.
1 Global exception requested by microcode is pending.
5
MGEB
Microcode global exception engine B. Indicates that a global exception was asserted by microcode executed on
the respective engine. The determination of the reason why the global exception was asserted is application
dependent: it can be coded in an SDM status parameter, for instance. This bit is cleared by writing 1 to GEC.
0 No microcode requested global exception pending.
1 Global exception requested by microcode is pending.
6
ILFA
Illegal instruction flag eTPU A. Set by the microengine to indicate that an illegal instruction was decoded in engine
A. This bit is cleared by host writing 1 to GEC. For more information about illegal instructions, refer to Section 9.6
in the
eTPU Reference Manual
.
0 Illegal Instruction not detected.
1 Illegal Instruction detected by eTPU A.
7–10
Reserved.
11–15
SCMSIZE
[0:4]
SCM size. Holds the number of 2 KB SCM Blocks minus 1. This value is MCU-dependent.
16–20
Reserved.
21
SCMMISF
SCM MISC Flag. Set by the SCM MISC (multiple input signature calculator) logic to indicate that the calculated
signature does not match the expected value, at the end of a MISC iteration. For more details, refer to the
eTPU
Reference Manual
for more details.
0 Signature mismatch not detected.
1 MISC has read entire SCM array and the expected signature in ETPU_MISCCMPR does not match the value
calculated.
This bit is cleared by writing 1 to GEC.
22
SCM
MISEN
SCM MISC enable. Used for enabling/disabling the operation of the MISC logic. SCMMISEN is readable and
writable at any time. The MISC logic only operates when this bit is set to 1. When the bit is reset the MISC address
counter is set to the initial SCM address. When enabled, the MISC continuously cycles through the SCM
addresses, reading each and calculating a CRC. To save power, the MISC can be disabled by clearing the
SCMMISEN bit. For more details, refer to the
eTPU Reference Manual
.
0 MISC operation disabled. The MISC logic is reset to its initial state.
1 MISC operation enabled. (Toggling to 1 clears the SCMMISF bit)
SCMMISEN is cleared automatically when MISC logic detects an error; that is, when SCMMISF transitions from
0 to 1, disabling the MISC operation.
23–24
Reserved.
25
VIS
SCM visibility. Determines SCM visibility to the slave bus interface and resets the MISC state (but SCMMISEN
keeps its value).
0 SCM is not visible to the slave bus. Accessing SCM address space issues a bus error.
1 SCM is visible to the slave bus. The MISC state is reset.
This bit is write protected when any of the engines are not in halt or stop states. When VIS=1, the ETPU_ECR
MDIS bits are write protected, and only 32-bit aligned SCM writes are supported. The value written to SCM is
unpredictable if other transfer sizes are used.
Table 17-6. ETPU_MCR Field Descriptions (continued)
Field
Description
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...