System Integration Unit (SIU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
6-70
Freescale Semiconductor
6.3.1.86
Pad Configuration Register 135 (SIU_PCR135)
The SIU_PCR135 register controls the function, direction, and electrical attributes of
ETPUA[21]_IRQ[9]_GPIO[135]. Both the input and output channels of ETPUA[21] are connected.
Figure 6-85. ETPUA[21]_IRQ[9]_GPIO[135] Pad Configuration Register (SIU_PCR135)
Refer to
lists the PA fields for
ETPUA[21]_IRQ[9]_GPIO[135].
6.3.1.87
Pad Configuration Register 136 (SIU_PCR136)
The SIU_PCR136 register controls the function, direction, and electrical attributes of
ETPUA[22]_IRQ[10]_GPIO[136]. Both the input and output channels of ETPUA[22] are connected.
Figure 6-86. ETPUA[22]_IRQ[10]_GPIO[136] Pad Configuration Register (SIU_PCR136)
Address: Base + 0x014E
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
When configured as IRQ[9], the OBE bit has no effect. The OBE bit must be set to one for ETPUA[21] or GPIO[135] when
configured as outputs.
IBE
2
2
When the pad is configured as an output, setting the IBE bit to 1 allows the pin state to be reflected in the corresponding GPDI
register. Setting the IBE bit to zero reduces power consumption. The IBE bit must be set to one for ETPUA[21] or GPIO[135]
when configured as inputs.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pullup/down selection at reset for the ETPUA[21] pin is determined by the WKPCFG pin.
Table 6-80. PCR135 PA Field Definition
PA Field
Pin Function
0b00
GPIO[135]
0b01
ETPUA[21]
0b10
IRQ[9]
0b11
ETPUA[21]
Address: Base + 0x0150
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
When configured as IRQ[10], the OBE bit has no effect. The OBE bit must be set to 1 for ETPUA[22] or GPIO[136] when con-
figured as output.
IBE
2
2
When the pad is configured as an output, setting the IBE bit to 1 allows the pin state to be reflected in the corresponding GPDI
register. Clear the IBE bit to 0 to reduce power consumption. The IBE bit must be set to 1 for ETPUA[22] or GPIO[136] when
configured as input.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pullup/down selection at reset for the ETPUA[22] pin is determined by the WKPCFG pin.
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...