System Integration Unit (SIU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
6-64
Freescale Semiconductor
6.3.1.77
Pad Configuration Register 119 (SIU_PCR119)
The SIU_PCR119 registers control the function, direction, and electrical attributes of
ETPUA[5]_ETPUA[17]_GPIO[119]. Only the output channels of ETPUA[17] are connected. Both the
input and output channels of ETPUA[5] are connected.
Figure 6-76. ETPUA[5]_ETPUA[17]_GPIO[119] Pad Configuration Register (SIU_PCR119)
Refer to
lists the PA fields for
ETPUA[5]_ETPUA[17]_GPIO[119].
6.3.1.78
Pad Configuration Register 120 (SIU_PCR120)
The SIU_PCR120 register controls the function, direction, and electrical attributes of
ETPUA[6]_ETPUA[18]_GPIO[120]. Only the output channels of ETPUA[18] are connected. Both the
input and output channels of ETPUA[6] are connected.
Figure 6-77. ETPUA[6]_ETPUA[18]_GPIO[120] Pad Configuration Register (SIU_PCR120)
Address: Base + 0x012E
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
When ETPUA[5], or GPIO[119] are configured as outputs, set the OBE bit to 1. When configured as ETPUA[17], the OBE bit
has no effect.
IBE
2
2
The IBE bit must be set to one for ETPUA[5], ETPUA[17], and GPIO[119] when configured as inputs.
When the pad is configured as an output, set the IBE bit to 1 to show the pin state in the GPDI register.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pullup/down value at reset for ETPUA[5] and ETPUA[17], is determined by WKPCFG.
Table 6-71. PCR119 PA Field Definition
PA Field
Pin Function
0b00
GPIO[119]
0b01
ETPUA[5]
0b10
ETPUA[17]
0b11
ETPUA[5]
Address: Base + 0x0130
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
The OBE bit must be set to one for ETPUA[6] and GPIO[120] when configured as outputs. When configured as ETPUA[18],
the OBE bit has no effect.
IBE
2
2
The IBE bit must be set to 1 for ETPUA[6], ETPUA[18], and GPIO[120] when configured as inputs.
When the pad is configured as an output, set the IBE bit to 1 to show the pin state in the GPDI register.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pullup/down selection at reset for the ETPUA[6], ETPUA[18], signals is determined by WKPCFG.
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...