Enhanced Time Processing Unit (eTPU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
17-19
17.4.3.2
eTPU Coherent Dual-Parameter Controller Register (ETPU_CDCR)
ETPU_CDCR configures and controls dual-parameter coherent transfers. For more information, refer to
the
eTPU Reference Manual
.
26 – 30
Reserved.
31
GTBE
Global time base enable. Enables time bases in both engines, allowing them to be started synchronously. An
assertion of GTBE also starts the eMIOS time base
1
. This enables the eTPU time bases and the eMIOS time
base to all start synchronously.
1 time bases in both eTPU engines and eMIOS are enabled to run.
0 time bases in both engines are disabled to run.
Note:
When GTBE is turned off with Angle Mode enabled, the EAC must be reinitialized before GTBE is turned
on again.
1
The eMIOS also has a GTBE bit. Assertion of either the eMIOS or eTPU GTBE bit starts time bases for the eMIOS and eTPU,
refer to the
eTPU Reference Manual.
Address: Base + 0x0000_0004
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
STS
CTBASE
PBBASE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R PWID
TH
PARM0
WR
PARM1
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Figure 17-6. eTPU Coherent Dual-Parameter Controller Register (ETPU_CDCR)
Table 17-7. ETPU_CDCR Field Descriptions
Field
Description
0
STS
Start. Set by the host to start the data transfer between the parameter buffer pointed by PBBASE and the target
addresses selected by the concatenation of fields CTBASE and PARM0/1. The host receives wait-states until the
data transfer is complete. Coherency logic resets STS after the data transfer is complete. For more information, refer
to the
eTPU Reference Manual
.
0 (Write) does not start a coherent transfer.
1 (Write) starts a coherent transfer.
1–5
CTBASE
[0:4]
Channel transfer base. This field concatenates with fields PARM0/PARM1 to determine the absolute offset (from the
SDM base) of the parameters to be transferred:
Parameter 0 address = {CTBASE, PARM0}
×
4 + SDM base
Parameter 1 address = {CTBASE, PARM1}
×
4 + SDM base
Table 17-6. ETPU_MCR Field Descriptions (continued)
Field
Description
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...