Flash Memory
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
13-15
Address: Base (0xC3F8_8000) + 0x000C
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R SLE 0
0
0
0
0
0
0
0
0
0
SS
LOCK
1 1
SM
LOCK
1
1 1 1 1 1 1 1 1 1
SLLOCK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
1
1 1 1
1
1
1
1
1 1 1 1 1 1 1 1 1 1
1
1
1
1
1
1
1
1
1
1
1
1
The reset value of these bits is determined by flash values in the shadow row. An erased array sets the reset value
to 1.
Figure 13-8. Secondary Low/Mid Address Space Block
Locking Register (FLASH_SLMLR)
Table 13-9. FLASH_SLMLR Field Descriptions
Field
Description
0
SLE
Secondary low and mid address lock enable. Enables the secondary lock fields (SSLOCK, SMLOCK,
and SLLOCK) to be set or cleared by register writes. This bit is a status bit only, and cannot be written
to or cleared, and the reset value is 0. The method to set this bit is to provide a password, and if the
password matches, the SLE bit is set to reflect the status of enabled, and is enabled until a reset
operation occurs. For SLE, the password 0xC3C3_3333 must be written to the FLASH_SLMLR.
0 Secondary low and mid address locks are disabled, and cannot be modified.
1 Secondary low and mid address locks are enabled to be written.
1–10
Reserved.
11
SSLOCK
Secondary shadow lock. An alternative method to use to lock the shadow row from programs and
erases. SSLOCK has the same description as SLOCK in
Section 13.3.2.2, “Low/Mid Address Space
Block Locking Register (FLASH_LMLR)
.” SSLOCK is not writable unless SLE is high.
12–13
Reserved.
14–15
SMLOCK[1:0]
Secondary mid address block lock. Alternative method to use to lock the mid address space blocks from
programs and erases. SMLOCK has the same description as MLOCK in section
“Low/Mid Address Space Block Locking Register (FLASH_LMLR)
.” SMLOCK is not writable unless SLE
is set.
In the event that blocks are not present (due to configuration or total memory size), the SMLOCK bits
default to locked, and not writable.
16–25
Reserved.
26–31
SLLOCK[5:0]
Secondary low address block lock. These bits are an alternative method that to use to lock the low
address space blocks from programs and erases. SLLOCK has the same description as LLOCK in
Section 13.3.2.2, “Low/Mid Address Space Block Locking Register (FLASH_LMLR)
. SLLOCK is not
writable unless SLE is high.
In the event that blocks are not present (due to configuration or total memory size), the SLLOCK bits
default to locked, and are not writable.
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...