External Bus Interface (EBI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
12-9
BDIP is driven by the EBI or an external master depending on the module in control of the external bus.
This signal is driven by the EBI on all EBI-mastered external burst cycles, but is only sampled by burst
mode memories that have a burst pin. Refer to
Section 12.4.2.5, “Burst Transfer
.”
12.2.1.4
Clockout (CLKOUT)
CLKOUT is a general-purpose clock output signal to connect to the clock input of SDR external memories
and in some cases to the input clock of another MCU in multi-master configurations.
12.2.1.5
Chip Selects 0 through 3 (CS[0:3])
CS[
n
] is asserted by the master to indicate that this transaction is targeted for a particular memory bank.
The chip selects are driven by the EBI or an external master depending on who owns the external bus.
CS is driven in the same clock as the assertion of TS and valid address, and is kept valid until the cycle is
terminated. Refer to
Section 12.4.1.5, “Memory Controller with Support for Various Memory Types
” for
details on chip select operation.
CS[0:3] are implemented in the VertiCal assembly and the 324 package.
During a calibration bus access, the CS signals are held negated.
12.2.1.6
Output Enable (OE)
OE is used to indicate when an external memory is permitted to drive back read data. External memories
must have their data output buffers off when OE is negated. OE is only asserted for chip select accesses.
OE is driven by the EBI or an external master depending on who owns the external bus. For read cycles,
OE is asserted one clock after TS assertion and held until the termination of the transfer. For write cycles,
OE is negated throughout the cycle.
During a calibration bus access, OE is held negated.
12.2.1.7
Read/Write (RD_WR)
RD_WR indicates whether the current transaction is a read access or a write access.
RD_WR is driven by the EBI or an external master depending on who owns the external bus. RD_WR is
driven in the same clock as the assertion of TS and valid address, and is kept valid until the cycle is
terminated.
During a calibration bus access, RD_WR
reflects the same value as the CAL_RD_WR signal.
12.2.1.8
Transfer Acknowledge (TA)
TA is asserted to indicate that the slave device has received the data (and completed the access) for a write
cycle, or returned data for a read cycle. If the transaction is a burst read, TA is asserted for each one of the
transaction beats. For write transactions, TA is only asserted once at access completion, even if more than
one write data beat is transferred.
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...