Frequency Modulated Phase Locked Loop and System Clocks (FMPLL)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
11-8
Freescale Semiconductor
11.1.2
Overview
The frequency modulated phase locked loop (FMPLL) allows the user to generate high speed system
clocks from an 8–20 MHz crystal oscillator or from an external clock generator. Further, the FMPLL
supports programmable frequency modulation of the system clock. The FMPLL multiplication factor,
reference clock pre-divider factor, output clock divider ratio, modulation depth, and modulation rate are
all controllable through a bus interface.
11.1.3
Features
The FMPLL has the following major features:
•
Input clock frequency from 8–20 MHz
•
Current controlled oscillator (ICO) range from 48 MHz to maximum device frequency
•
Reference frequency pre-divider (PREDIV) for finer frequency synthesis resolution
•
Reduced frequency divider (RFD) for reduced frequency operation without forcing the FMPLL to
re-lock
•
Four modes of operation:
— Bypass mode.
— Crystal reference mode. This is the default mode for the 324 (with or without the 496 assembly)
package. Refer to
Section 11.1.4.1, “Crystal Reference (Default Mode)
.”
— External reference mode. Refer to
Section 11.1.4.2, “External Reference Mode
— PLL dual-controller (1:1) mode for EXTAL_EXTCLK to CLKOUT skew minimization.
•
Programmable frequency modulation
— Modulation enabled/disabled via bus interface
— Triangle wave modulation
— Register programmable modulation depth (±1% to ±2% deviation from center frequency)
— Register programmable modulation frequency dependent on reference frequency; limited to
100–250 MHz.
•
Lock detect circuitry reports when the FMPLL has achieved frequency lock and continuously
monitors lock status to report loss of lock conditions
— User-selectable ability to generate an interrupt request upon loss of lock.
Refer to
Chapter 10, “Interrupt Controller (INTC)
,” for details.
— User-selectable ability to generate a system reset upon loss of lock.
Refer to
,” for details.
•
Loss-of-clock (LOC) detection for reference and feedback clocks
— User-selectable ability to generate an interrupt request upon loss of clock.
Refer to
Chapter 10, “Interrupt Controller (INTC)
,” for details.
— User-selectable ability to generate a system reset upon loss of clock
Refer to
,” for details.
•
Self-clocked mode (SCM) operation in event of input clock failure
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...