e200z6 Core Complex
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
3-23
3.3.2.1
Cache Organization
The e200z6 cache is organized as two ways of 128 sets with each line containing 32 bytes (four
doublewords) plus parity of storage.
illustrates the cache organization, terminology used, the
cache line format, and cache tag formats.
Figure 3-14. Cache Organization and Line Format
3.3.2.2
Cache Lookup
After it is enabled, the unified cache is searched for a tag match on all instruction fetches and data accesses
from the CPU. If a match is found, the cached data is forwarded on a read access to the instruction fetch
unit or the load/store unit (data access), or is updated on a write access, and can also be written-through to
memory if required.
When a read miss occurs, if there is a TLB hit and the cache inhibit bit (WIMGE=0bx0xxx) of the hitting
TLB entry is clear, the translated physical address is used to fetch a four doubleword cache line beginning
with the requested doubleword (critical doubleword first). The line is fetched and placed into the
appropriate cache block and the critical doubleword is forwarded to the CPU. Subsequent doublewords
can be streamed to the CPU if they have been requested and streaming is enabled via the DSTRM bit in
the L1CSR0 register.
During a cache line fill, doublewords received from the bus are placed into a cache linefill buffer, and can
be forwarded (streamed) to the CPU if such a request is pending. Accesses from the CPU following
delivery of the critical doubleword can be satisfied from the cache (hit under fill, non-blocking) or from
the linefill buffer if the requested information has been already received.
The cache always fills an entire line, thereby providing validity on a line-by-line basis. A cache line is
always in one of the following states: invalid, valid, or dirty (and valid). For invalid lines, the V bit is clear,
causing the cache line to be ignored during lookups. Valid lines have their V bit set and D bit cleared,
Way 0
Way 1
Line
•
•
•
•
•
•
V
D
Tag
Cache line format
Doubleword 3
Doubleword 2
Doubleword 1
Doubleword 0
Set 0
Set 1
Set 126
Set 127
•
•
•
L
A[0:19]
Tag address
Tag
V
D
valid
L
Line
lock
Line
dirty
Cache tag format
P
Parity
bits
P
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...