Nexus
MPC5565 Microcontroller Reference Manual, Rev. 1.0
24-60
Freescale Semiconductor
NOTE
For the e200z6 based CPU, the doubleword encoding (data size
= 0b000)
will indicate a doubleword access and will be sent out as a single data trace
message with a single 64-bit data value.
24.11.13.2.3 DTM Overflow Error Messages
An error message occurs when a new message cannot be queued due to the message queue being full. The
FIFO will discard incoming messages until it has completely emptied the queue. After it is emptied, an
error message will be queued. The error encoding will indicate which types of messages attempted to be
queued while the FIFO was being emptied.
If only a data trace message attempts to enter the queue while it is being emptied, the error message will
incorporate the data trace only error encoding (00010). If both OTM and data trace messages attempt to
enter the queue, the error message will incorporate the OTM and data trace error encoding (00111). If a
watchpoint also attempts to be queued while the FIFO is being emptied, then the error message will
incorporate error encoding (01000).
NOTE
The OVC bits within the DC1 register can be set to delay the CPU to
alleviate (but not eliminate) potential overrun situations.
Error information is messaged out in the following format:
Figure 24-45. Error Message Format
24.11.13.2.4 Data Trace Synchronization Messages
A data trace write/read with sync. message is messaged via the auxiliary port (provided data trace is
enabled) for the following conditions (refer to
):
•
Initial data trace message after exit from system reset or whenever data trace is enabled
•
Upon exiting debug mode
•
After occurrence of queue overrun (can be caused by any trace message), provided data trace is
enabled
•
After the periodic data trace counter has expired indicating 255
without-sync
data trace messages
have occurred since the last
with-sync
message occurred
•
Upon assertion of the event in (EVTI) pin, the first data trace message will be a synchronization
message if the EIC bits of the DC1 register have enabled this feature
•
Upon data trace write/read after the previous DTM message was lost due to an attempted access to
a secure memory location
DATA
MSB
LSB
2
3
4
U-ADDR
DSZ
SRC
5
4 bits
1
TCODE (000110)
3 bits
1-32 bits
1-64 bits
6 bits
Max length = 109 bits; Min length = 15 bits
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...