Enhanced Time Processing Unit (eTPU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
17-20
Freescale Semiconductor
17.4.3.3
eTPU MISC Compare Register (ETPU_MISCCMPR)
The multiple input signature calculator compare register (ETPU_MISCCMPR) holds the 32-bit signature
expected from the whole shared code memory (SCM) array. This register must be written by the host with
the 32-bit word to be compared against the calculated signature at the end of the MISC cycle. This register
is global to both eTPU engines. For more details, refer to the
eTPU Reference Manual
.
6–15
PBBASE
[0:9]
Parameter buffer base address. Points to the base address of the parameter buffer location, with granularity of 2
parameters (8 bytes). The host (byte) address of the first parameter in the buffer is PBBASE
×
8 + SDM Base
Address.
16
PWIDTH
Parameter width selection. Selects the width of the parameters to be transferred between the PB and the target
address.
0 Transfer 24-bit parameters. The upper byte remains unchanged in the destination address.
1 Transfer 32-bit parameters. All 32 bits of the parameters are written in the destination address.
17–23
PARM0
[0:6]
Channel parameter number 0. This field in concatenation with CTBASE[3:0] determine the address offset (from the
SDM base address) of the parameter which is the destination or source (defined by WR) of the coherent transfer.
The SDM address offset of the parameter is {CTBASE, PARM0}*4. PARM0 allows non-contiguous parameters to be
transferred coherently
1
.
24
WR
Read/Write selection. This bit selects the direction of the coherent data transfer.
0 Read operation. Data transfer is from the selected parameter RAM address to the PB.
1 Write operation. Data transfer is from the PB to the selected parameter RAM address.
25–31
PARM1
[0:6]
Channel parameter number 1. This field in concatenation with CTBASE[3:0] determines the address offset (from the
SDM base) of the parameter which is the destination or source (defined by WR) of the coherent transfer. The SDM
address offset of the parameter is {CTBASE, PARM1}*4. PARM1 allows non-contiguous parameters to be
transferred coherently
1
The parameter pointed by {CTBASE, PARM0} is the first transferred.
Address: Base + 0x0000_000C
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
EMISCCMP
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
EMISCCMP
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 17-7. eTPU MISC Compare Register (ETPU_MISCCMPR)
Table 17-7. ETPU_CDCR Field Descriptions (continued)
Field
Description
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...