System Integration Unit (SIU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
6-43
6.3.1.43
Pad Configuration Register 74 (SIU_PCR74)
SIU_PCR[74] register is not implemented in the device.
6.3.1.44
Pad Configuration Register 82–75 (SIU_PCR82–SIU_PCR75)
The SIU_PCR82–SIU_PCR75 registers control the function, direction, and electrical attributes of
MDO[11:4]_GPIO[82:75]. GPIO is the default function at reset.
The Full Port Mode (FPM) bit in the Nexus Port Controller (NPC) pad configuration register controls
whether the pins function as MDO[11:4] or GPIO[82:75]. The pad interface port enable is driven by the
NPC block. When the FPM bit is set, the NPC enables the MDO port enable, and disables GPIO. When
the FPM bit is cleared, the NPC disables the MDO port enable, and enables GPIO.
Figure 6-43. MDO[11:4]_GPIO[82:75] Pad Configuration Register (SIU_PCR82–SIU_PCR75)
6.3.1.45
Pad Configuration Register 83 (SIU_PCR83)
The SIU_PCR83 register controls the function, direction, and electrical attributes of
CNTXA_TXDA_GPIO[83].
Figure 6-44. CNTXA_TXDA_GPIO[83] Pad Configuration Register (SIU_PCR83)
lists the PA fields for CNTXA_TXDA_GPIO[83].
Address: Base + 0x00E4 through Base + 0x00D6
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
OBE
1
1
This bit applies only to GPIO operation.
IBE
1
DSC
ODE
2
2
Clear the ODE bit to 0 for MDO operation.
HYS
3
3
The HYS bit has no effect on MDO operation.
0
0
WPE
4
4
Clear the WPE bit to 0 for MDO operation.
WPS
W
RESET:
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
Address: Base + 0x00E6
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA
OBE
1
1
When configured as CNTXA or TXDA, the OBE bit has no effect. When configured as GPDO, set the OBE bit to 1.
IBE
2
2
When the pad is configured as an output, set the IBE bit to 1 to show the pin state in the GPDI register.
Clear the IBE bit to 0 to reduce power consumption. When configured as GPDI, set the IBE bit to 1.
0
0
ODE
HYS
SRC
WPE
WPS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
Table 6-41. PCR83 PA Field Definition
PA Field
Pin Function
0b00
GPIO[83]
0b01
CNTXA
0b10
TXDA
0b11
CNTXA
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...