External Bus Interface (EBI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
12-26
Freescale Semiconductor
NOTE
This feature must be disabled for multi-master systems. In those cases, one
master is getting its clock source from the other master and needs the other
master to stay valid continuously.
12.4.1.18 Compatible with MPC5xx External Bus
(with Some Limitations)
The EBI is compatible with the external bus of the MPC5xx parts, meaning that it supports most devices
supported by the MPC5xx family of parts. However, there are some differences between this EBI and that
of the MPC5xx parts that the user needs to be aware of before assuming that an MPC5xx-compatible
device works with this EBI. Refer to
Section 12.5.6, “Summary of Differences from MPC5xx
NOTE
Due to testing and complexity concerns, multi-master (or master/slave)
operation between an MPC55xx and MPC5xx is not guaranteed.
12.4.2
External Bus Operations
The following sections provide a functional description of the external bus, the bus cycles provided for
data transfer operations, bus arbitration, and error conditions.
12.4.2.1
External Clocking
The CLKOUT signal sets the frequency of operation for the bus interface directly. Internally, the MCU
uses a phase-locked loop (PLL) circuit to generate a master clock for all of the MCU circuitry (including
the EBI) which is phase-locked to the CLKOUT signal. In general, all signals for the EBI are specified
with respect to the rising-edge of the CLKOUT signal, and they are guaranteed to be sampled as inputs or
changed as outputs with respect to that edge.
12.4.2.2
Reset
Upon detection of internal reset, the EBI immediately terminates all transactions.
12.4.2.3
Basic Transfer Protocol
The basic transfer protocol defines the sequence of actions that must occur on the external bus to perform
a complete bus transaction. A simplified scheme of the basic transfer protocol is shown in
.
Figure 12-8. Basic Transfer Protocol
The arbitration phase is where bus ownership is requested and granted. This phase is not needed in single
master mode because the EBI is the permanent bus owner in this mode.
Arbitration
Address transfer
Data transfer
Termination
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...