External Bus Interface (EBI)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
12-20
Freescale Semiconductor
12.3.1.7
EBI Option Registers 0–3 (EBI_OR
n
) and EBI Calibration Option
Registers 0–3 (EBI_CAL_OR
n
)
The EBI_OR
n
registers are used to define the address mask and other attributes for the corresponding chip
select. The EBI_CAL_OR
n
registers are used to define the address mask and other attributes for the
corresponding calibration chip select.
The following table describes the fields in the EBI calibration option registers:
Address: Base + 0x0014 (EBI_OR0)
Base + 0x001C (EBI_OR1)
Base + 0x0024 (EBI_OR2)
Base + 0x002C (EBI_OR3)
Base + 0x0044 (EBI_CAL_OR0)
Base + 0x004C (EBI_CAL_OR1)
Base + 0x0054 (EBI_CAL_OR2)
Base + 0x005C (EBI_CAL_OR3)
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
1
1
1
AM
W
Reset
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
AM
0
0
0
0
0
0
0
SCY
0
BSCY
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 12-6. EBI Option Registers 0–3 (EBI_OR
n
) and EBI Calibration Option Registers
Table 12-11. EBI_OR
n
and EBI_CAL_OR
n
Field Descriptions
Field
Description
0–16
AM
[0:16]
Address mask. Allows masking of any corresponding bits in the associated base register. Masking the address
independently allows external devices of different size address ranges to be used. Any clear bit masks the
corresponding address bit. Any set bit causes the corresponding address bit to be used in comparison with the
address pins. Address mask bits can be set or cleared in any order in the field, allowing a resource to reside in more
than one area of the address map. This field can be read or written at any time.
Note:
The upper 3 bits of the address mask (AM) field, EBI_ORx[0:2], and EBI_CAL_OR
n
[0:2], are tied to a fixed
value of 111. These bits reset to their fixed value.
17–23
Reserved.
24–27
SCY
[0:3]
Cycle length in clocks. Represents the number of wait states (external bus cycles) inserted after the address phase
in the single cycle case, or in the first beat of a burst, when the memory controller handles the external memory
access. Values range from 0 to 15. This is the main parameter for determining the length of the cycle.
• The total cycle length for the first beat (including the TS cycle):
Refer to
Section 12.5.3.1, “Example Wait State Calculation
”.
(2 + SCY) external clock cycles
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...