Frequency Modulated Phase Locked Loop and System Clocks (FMPLL)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
11-14
Freescale Semiconductor
4–8
MFD[0:4]
Multiplication factor divider. The MFD bits control the value of the divider in the FMPLL feedback loop. The
value specified by the MFD bits establish the multiplication factor applied to the reference frequency. The
decimal equivalent of the MFD binary number is substituted into the equation from
for F
sys
to
determine the equivalent multiplication factor.
When the MFD bits are changed, the FMPLL loses lock. At this point, if modulation is enabled, the calibration
sequence is reinitialized. To prevent an immediate reset, the LOLRE bit must be cleared before writing the
MFD bits. In dual-controller mode, the MFD bits are ignored and the multiplication factor is equivalent to 2X.
In bypass mode the MFD bits have no effect.
Note:
Programming an MFD value such that the ICO operates outside its specified range causes
unpredictable results and the FMPLL does not lock. Refer to the device
Data Sheet
for details on the
ICO range.
Note:
To avoid unintentional interrupt requests, disable LOLIRQ before changing MFD and then reenable it
after acquiring lock.
9
Reserved.
10–12
RFD[0:2]
Reduced frequency divider. The RFD bits control a divider at the output of the FMPLL. The value specified
by the RFD bits establish the divisor applied to the FMPLL frequency.
Changing the RFD bits does not affect the FMPLL; hence, no re-lock delay is incurred. Resulting changes in
clock frequency are synchronized to the next falling edge of the current system clock. However these bits
must only be written when the lock bit (LOCK) is set, to avoid exceeding the allowable system operating
frequency. In bypass mode, the RFD bits have no effect.
13
LOCEN
Loss-of-clock enable. The LOCEN bit determines whether the loss of clock function is operational. Refer to
Section 11.4.2.6, “Loss-of-Clock Detection
” and
Section 11.4.2.6.1, “Alternate/Backup Clock Selection
” for
more information.
In bypass mode, this bit has no effect.
LOCEN does not affect the loss of lock circuitry.
0 Loss of clock disabled.
1 Loss of clock enabled.
Table 11-4. FMPLL_SYNCR Field Descriptions (continued)
Field
Description
RFD[0:2]
Output Clock Divide Ratio
000
Divide by 1
001
Divide by 2
010
Divide by 4
011
Divide by 8
100
Divide by 16
101
Divide by 32
110
Divide by 64
111
Divide by 128
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...